New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 4809   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇÏ°Ô.


Á¦¸ñPage 206/281
2015-12   1431433   ¹é¸Þ°¡
2014-05   4892544   Á¤ÀºÁØ1
2003-08   4824   À̼º°ï
2003-11   4824   ±è±â¹ü
2008-10   4823   °æÁر¸
2004-01   4823   Á¤ÀºÁØ
2009-08   4823   Ÿ°Å½¼
2009-06   4823   ´Ù·ÕÀÌ
2006-06   4821   ±èÁö¿µ
2005-03   4819   ¹ÚÁ¤¿ø
2003-05   4819   ÀÓ¿í
2005-03   4819   ¼­¿øÅÃ
2004-11   4819   Á¤ÀºÁØ
2008-04   4816   ¹Ú¹®Çü
2003-11   4816   ±èÁö¼º
2006-08   4815   ¿À°­¼®
2009-01   4815   ¿ì¸íÈÆ
2005-03   4814   ¾çÂù°æ
2004-05   4814   ±Ç¿ÀÁØ
2007-12   4813   ±è¼ºÁø
2003-12   4813   Á¶Ç×ÁÖ
2012-01   4812   ¾ËÆĸÇ