New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 4829   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇÏ°Ô.


Á¦¸ñPage 75/281
2014-05   4928691   Á¤ÀºÁØ1
2015-12   1466179   ¹é¸Þ°¡
2006-10   4829   ÀÓ»óÇö
2004-12   4829   ¹ÎºÀ±â
2006-11   4829   ¹ÚµÎȯ
2003-07   4829   °­Èñȯ
2004-07   4830   Á¤ÀºÁØ
2003-06   4830   ¾çÈñ´ö
2003-10   4830   ±èÈ¿¼ö
2003-06   4830   ¹ÚÁ¤¼ø
2003-04   4830   À±´ë¿Á
2012-02   4831   ±¼´Ù¸®±³
2007-05   4831   ¼³¿µ¼ö
2009-11   4832   Àü±ÙÇö
2007-11   4833   ¿øÁ¾È£
2006-06   4833   ±èº´±Ù
2014-04   4834   ±¼´Ù¸®±³
2008-12   4835   ¿À»óÈÆ
2003-12   4835   Á¶Ç×ÁÖ
2007-10   4835   Á¤Àϼ®
2006-06   4836   ±èÁö¿µ
2008-04   4837   ¹Ú¹®Çü