New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 4805   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇÏ°Ô.


Á¦¸ñPage 76/281
2015-12   1429815   ¹é¸Þ°¡
2014-05   4890879   Á¤ÀºÁØ1
2007-12   4812   ±è¼ºÁø
2005-03   4812   ¾çÂù°æ
2008-04   4813   ¹Ú¹®Çü
2006-08   4813   ¿À°­¼®
2003-11   4813   ±èÁö¼º
2009-01   4813   ¿ì¸íÈÆ
2003-05   4817   ÀÓ¿í
2004-11   4817   Á¤ÀºÁØ
2005-03   4818   ¹ÚÁ¤¿ø
2006-06   4818   ±èÁö¿µ
2005-03   4818   ¼­¿øÅÃ
2003-08   4821   À̼º°ï
2008-10   4821   °æÁر¸
2004-01   4821   Á¤ÀºÁØ
2009-06   4821   ´Ù·ÕÀÌ
2009-08   4822   Ÿ°Å½¼
2003-11   4823   ±è±â¹ü
2003-02   4823   ¿À¼¼Áø
2004-10   4824   ³ëÅÂÈÆ
2005-10   4824   ±èÀ±»ó