New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 5095   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇϰÔ.


Á¦¸ñPage 276/283
2015-12   1791423   ¹é¸Þ°¡
2014-05   5266525   Á¤ÀºÁØ1
2023-06   20686   ±×±×
2023-02   20687   ÅëÅë9
2014-09   20777   6Åø
2023-06   20811   Á¤ÀºÁØ1
2022-11   20866   ÅëÅë9
2013-03   20909   Á¤ÀºÁØ1
2013-04   20970   ½ÂÈÆ
2014-09   21373   ²Þ²ÙÁö¸¶
2013-04   21403   ÂùÈ£
2013-04   21452   ½ÂÈÆ
2014-08   21481   ¾ðÁö´Ï¾î
2023-11   21534   ¼ÛÁÖȯ
2022-11   21542   ´«ÆÃµ¹ÀÌ
2023-02   21759   ÇöÁø
2013-02   21793   ½ÅÇöÁØ
2023-05   21794   °¡Á¤¼±»ý
2022-11   21960   netis
2023-07   21990   °Ü¿ï³ª¹«
2009-09   22035   TSHA
2019-02   22075   ½ºÄµl¹ÎÇö±â