New revision of AMD 762 (MPX Northbridge)

À±´ë¿Á   
   Á¶È¸ 4878   Ãßõ 138    

From 2cpu.com

AMD has released a new revision guide (260KB .pdf) for the 762 controller (MPX Northbridge). The C0 revision of the Northbridge fixes this problem:

Lengthy sequences of memory mapped I/O cycles from a processor to either PCI or AGP that occur during periods of high bus traffic resulting in high bus latency may cause a subsequent sequence of memory mapped I/O operations to the PCI and/or AGP buses that are strongly ordered with respect to the two processors to be performed in a different order. ... This failure can only occur in systems with both processors installed and running and has only been identified by AMD in conjunction with diagnostics.
No idea when this revision will hit the market but it\'s an interesting sign that development and support of the MPX chipset is not dead even though Opteron and Athlon 64 are almost on us.
ªÀº±Û Àϼö·Ï ½ÅÁßÇÏ°Ô.


Á¦¸ñPage 275/282
2014-05   4977095   Á¤ÀºÁØ1
2015-12   1513199   ¹é¸Þ°¡
2005-01   4032   ±èÁ¤Çõ
2006-04   4030   Á¤¼Ûȯ
2004-02   4028   ±èÁ¤¿í
2003-10   4026   ½ÅÁø¿ì
2005-12   4026   ¿°Àçµµ
2006-03   4026   À̱¤È£
2006-02   4025   ±èµ¿¿ø
2003-11   4025   ³ë±æ¸ð
2006-02   4023   ÀÌ¿µÀÍ
2004-06   4020   ±è¸í¿í
2004-12   4020   ¼ÕÀçÈÆ
2004-09   4019   º¯±âÈ«
2003-11   4019   ±èÅÂÈÆ
2005-03   4018   ¹ÚÁØÇõ
2004-05   4014   ÀÌÀåÀç
2003-10   4013   ÀÌÇØ¿ø
2005-11   4013   ÀÌÁØ°ø
2004-06   4011   ÀÌÇü¸ñ
2004-05   4011   ±èÈ¿¼ö
2005-09   4008   À̼±±Ô